1) Circuit using 3:8 decoder and suitable 2-input logic gates.



0\_0\_0 -> 0



0\_1\_0 -> 0



1\_0\_1 -> 1



1\_1\_1 -> 1



1\_0\_0 -> 0



0\_0\_1 -> 1



0\_1\_1 -> 0

## 2) Circuit using 2-inputs NAND gates.



1\_1\_1 -> 1



1\_0\_0 -> 0



0\_0\_1 -> 1



0\_1\_1 -> 0



1\_1\_0 -> 1



0\_0\_0 -> 0



0\_1\_0 -> 0



1\_0\_1 -> 1